| ECE5016       | ANALOG IC DESIGN | L | 1 | P | ]   | C  |
|---------------|------------------|---|---|---|-----|----|
|               |                  | 3 | 0 | 2 | (   | 4  |
| Pre-requisite | Nil              |   |   | , | v 1 | .0 |

## **Course Objectives:**

The course is aimed to

- 1. analyze and design single-ended and differential IC amplifiers.
- 2. understand the relationships between devices, circuits and systems.
- 3. emphasize the design of practical amplifiers, small systems and their design parameter trade-offs.

# **Expected Course Outcome:**

At the end of the course the student will be able to

- 1. Analyse low-frequency characteristics of single-stage amplifiers and differential amplifiers.
- 2. Analyse high-frequency response and noise of amplifiers.
- 3. Understand the feedback concepts.
- 4. Analyse and Design of High Gain Amplifiers.
- 5. Understand stability analysis and frequency compensation techniques of amplifiers.
- 6. Understand the basic concepts, non-idealities and applications of PLLs.
- 7. Design and characterize amplifiers according to design specifications in Cadence CAD software.

## **Student Learning Outcomes (SLO):** 1,5,17

## **Module:1** Current source and Amplifier design:

8hours

MOS Device models, MOS Current Sources and Sinks, Current Mirror: Basic Current Mirrors, Cascode current Mirrors. Bandgap references. Single stage Amplifies: Basic concepts, Common Source stage, Common Gate stage, Cascode stage. Differential stage: Single ended and Differential operation. Basic Differential Pair.

#### **Module:2** Frequency response and Noise analysis of Amplifiers:

8hours

Miller effect, Frequency response of Common Source stage, Common Gate stage, Cascode stage and Differential pair. Noise in Amplifiers: Common Source stage, Common Gate stage, Cascode stage, Differential pair. Noise Bandwidth.

## **Module:3** | Feedback Amplifiers:

7hours

Ideal feedback equation, Gain sensitivity, Effect of Negative Feedback on Distortion, Types of Feedback Amplifiers. Feedback configurations: voltage-voltage, current-voltage, current-current, voltage-current feedback. Practical configurations and Effect of loading.

## **Module:4** Operational Amplifier

8hours

Common mode Feedback circuits, Op Amp CMRR requirements, Need for Single and Multistage amplifiers, Effect of loading in Differential stage. Performance Analysis: DC gain, Frequency response, Noise, Mismatch, Slew rate of cascode and two stage Op Amps, Fully Differential Op Amps, Common-Mode feedback loop stability.

## **Module:5** Stability analysis

4 hours

Basic Concepts, Instability and the Nyquist Criterion, Stability Study for a Frequency-Selective

|                                                                                                                | edback Network, Effect of Pole Locations on Stability                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                    |  |  |  |  |  |  |  |
|----------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
|                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                    |  |  |  |  |  |  |  |
|                                                                                                                | dule:6 Frequency compensation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 4hours                                                                             |  |  |  |  |  |  |  |
| pol                                                                                                            | quency Compensation: Concepts and Techniques for Frequency Compensation – e, Miller Compensation, Compensation of Miller RHP Zero, Nested Miller, Compostage OP Amps.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                    |  |  |  |  |  |  |  |
| Μα                                                                                                             | dule:7 Phase Locked Loops                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4hours                                                                             |  |  |  |  |  |  |  |
| Pro                                                                                                            | blem of Lock acquisition, Phase Detector, Basic PLL and its dynamics, Charge-pun-ideal effects in PLL: PFD/CL non idealities, Jitter, Delay Locked Loop, Applica                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ump PLL,                                                                           |  |  |  |  |  |  |  |
| Μα                                                                                                             | odule:8 Contemporary issues:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2hours                                                                             |  |  |  |  |  |  |  |
|                                                                                                                | Total Lecture hours:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 45hours                                                                            |  |  |  |  |  |  |  |
| Te                                                                                                             | xt Book(s)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                    |  |  |  |  |  |  |  |
| 1.                                                                                                             | BehzadRazavi, Design of Analog CMOS Integrated Circuits, McGraw-Hill, Second Edition, 2017.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                    |  |  |  |  |  |  |  |
| 2.                                                                                                             | David Johns and Ken Martin, Analog Integrated Circuit Design, John Wiley Second Edition, 2012.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | & Sons, Inc.,                                                                      |  |  |  |  |  |  |  |
| Re                                                                                                             | ference Books                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                    |  |  |  |  |  |  |  |
| 1.                                                                                                             | Phillip E. Allen and Douglas R. Holberg, CMOS Analog Circuit Design, Oxford University Press, UK, Second Edition, 2010.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                    |  |  |  |  |  |  |  |
|                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                    |  |  |  |  |  |  |  |
| 2.                                                                                                             | R. Jacob Baker, CMOS Circuit Design, Layout and Simulation, IEEE Pre Microelectronic Systems, Wiley Publications, Third Edition, 2010.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ess Series on                                                                      |  |  |  |  |  |  |  |
| Mo<br>(C                                                                                                       | Microelectronic Systems, Wiley Publications, Third Edition, 2010.  de of Evaluation:Continuous Assessment Test –I (CAT-I), Continuous Assessment Test –I (CAT-I), Seminar / Challenging Assignments / Completion of MOOC / Innovative                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ment Test –II                                                                      |  |  |  |  |  |  |  |
| Mo<br>(Ca<br>to s                                                                                              | Microelectronic Systems, Wiley Publications, Third Edition, 2010.  de of Evaluation:Continuous Assessment Test –I (CAT-I), Continuous Assessment Test, Completion of MOOC / Innovative solutions for industrial problems, Final Assessment Test (FAT).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | ment Test –II                                                                      |  |  |  |  |  |  |  |
| Mo<br>(CA<br>to s                                                                                              | Microelectronic Systems, Wiley Publications, Third Edition, 2010.  de of Evaluation:Continuous Assessment Test –I (CAT-I), Continuous Assessment Test, Cat-II), Seminar / Challenging Assignments / Completion of MOOC / Innovative solutions for industrial problems, Final Assessment Test (FAT).  t of Challenging Experiments (Indicative)  Analysis and Design of Common Source Amplifier with Diode Connected                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ment Test –I                                                                       |  |  |  |  |  |  |  |
| Mo<br>(CA<br>to s                                                                                              | Microelectronic Systems, Wiley Publications, Third Edition, 2010.  de of Evaluation:Continuous Assessment Test –I (CAT-I), Continuous Assessment Test –I (CAT-I), Seminar / Challenging Assignments / Completion of MOOC / Innovative solutions for industrial problems, Final Assessment Test (FAT).  t of Challenging Experiments (Indicative)  Analysis and Design of Common Source Amplifier with Diode Connected Load and Suggest a Circuit to achieve higher gain.  Analysis and Design of Common Gate Amplifier with Resistive load and Current Source load. Justify the results in terms of input impedance of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ment Test –II<br>ideas leading                                                     |  |  |  |  |  |  |  |
| Mo<br>(CA<br>to s<br>Lis                                                                                       | Microelectronic Systems, Wiley Publications, Third Edition, 2010.  de of Evaluation:Continuous Assessment Test –I (CAT-I), Continuous Assessa AT-II), Seminar / Challenging Assignments / Completion of MOOC / Innovative solutions for industrial problems, Final Assessment Test (FAT).  t of Challenging Experiments (Indicative)  Analysis and Design of Common Source Amplifier with Diode Connected Load and Suggest a Circuit to achieve higher gain.  Analysis and Design of Common Gate Amplifier with Resistive load and Current Source load. Justify the results in terms of input impedance of the circuit.  Analysis and Design of Simple Current Mirror and Suggest a circuit to                                                                                                                                                                                                                                                                                                                                                                                                                            | ment Test –I<br>ideas leading<br>4 hours                                           |  |  |  |  |  |  |  |
| Mo<br>(CA)<br>to s<br>Lis                                                                                      | Microelectronic Systems, Wiley Publications, Third Edition, 2010.  de of Evaluation:Continuous Assessment Test —I (CAT-I), Continuous Assessa AT-II), Seminar / Challenging Assignments / Completion of MOOC / Innovative solutions for industrial problems, Final Assessment Test (FAT).  t of Challenging Experiments (Indicative)  Analysis and Design of Common Source Amplifier with Diode Connected Load and Suggest a Circuit to achieve higher gain.  Analysis and Design of Common Gate Amplifier with Resistive load and Current Source load. Justify the results in terms of input impedance of the circuit.  Analysis and Design of Simple Current Mirror and Suggest a circuit to minimize the error in the output current.  Analysis and Design of Differential Amplifier with Active load and                                                                                                                                                                                                                                                                                                              | ment Test –I<br>ideas leading<br>4 hours<br>4 hours                                |  |  |  |  |  |  |  |
| Mo<br>(CA<br>Liss<br>1                                                                                         | Microelectronic Systems, Wiley Publications, Third Edition, 2010.  de of Evaluation:Continuous Assessment Test –I (CAT-I), Continuous Assessmant Test (CAT-I), Seminar / Challenging Assignments / Completion of MOOC / Innovative colutions for industrial problems, Final Assessment Test (FAT).  t of Challenging Experiments (Indicative)  Analysis and Design of Common Source Amplifier with Diode Connected Load and Suggest a Circuit to achieve higher gain.  Analysis and Design of Common Gate Amplifier with Resistive load and Current Source load. Justify the results in terms of input impedance of the circuit.  Analysis and Design of Simple Current Mirror and Suggest a circuit to minimize the error in the output current.  Analysis and Design of Differential Amplifier with Active load and Current Source Load.  Analysis and Design of Cascode Amplifier and Suggest a Circuit to                                                                                                                                                                                                             | ment Test –II ideas leading  4 hours  4 hours  4 hours                             |  |  |  |  |  |  |  |
| Mo<br>(CA<br>to s<br>Lis<br>1<br>2                                                                             | Microelectronic Systems, Wiley Publications, Third Edition, 2010.  de of Evaluation:Continuous Assessment Test –I (CAT-I), Continuous Assessmat T-II), Seminar / Challenging Assignments / Completion of MOOC / Innovative solutions for industrial problems, Final Assessment Test (FAT).  t of Challenging Experiments (Indicative)  Analysis and Design of Common Source Amplifier with Diode Connected Load and Suggest a Circuit to achieve higher gain.  Analysis and Design of Common Gate Amplifier with Resistive load and Current Source load. Justify the results in terms of input impedance of the circuit.  Analysis and Design of Simple Current Mirror and Suggest a circuit to minimize the error in the output current.  Analysis and Design of Differential Amplifier with Active load and Current Source Load.  Analysis and Design of Cascode Amplifier and Suggest a Circuit to overcome Voltage Headroom Limitation.                                                                                                                                                                               | 4 hours 4 hours 4 hours 6 hours                                                    |  |  |  |  |  |  |  |
| Mo<br>(CA)<br>(CA)<br>(CA)<br>(CA)<br>(CA)<br>(A)<br>(A)<br>(A)<br>(A)<br>(A)<br>(A)<br>(A)<br>(A)<br>(A)<br>( | Microelectronic Systems, Wiley Publications, Third Edition, 2010.  de of Evaluation:Continuous Assessment Test –I (CAT-I), Continuous Assessmant Test –I (CAT-I), Seminar / Challenging Assignments / Completion of MOOC / Innovative solutions for industrial problems, Final Assessment Test (FAT).  tof Challenging Experiments (Indicative)  Analysis and Design of Common Source Amplifier with Diode Connected Load and Suggest a Circuit to achieve higher gain.  Analysis and Design of Common Gate Amplifier with Resistive load and Current Source load. Justify the results in terms of input impedance of the circuit.  Analysis and Design of Simple Current Mirror and Suggest a circuit to minimize the error in the output current.  Analysis and Design of Differential Amplifier with Active load and Current Source Load.  Analysis and Design of Cascode Amplifier and Suggest a Circuit to overcome Voltage Headroom Limitation.  Analysis and Design of Two-Stage Opamp with Frequency Compensation.                                                                                                | ment Test –I ideas leading  4 hours  4 hours  6 hours  4 hours                     |  |  |  |  |  |  |  |
| Mo<br>(CA<br>to s<br>Lis<br>1<br>2<br>3<br>4<br>5<br>6<br>Mo                                                   | Microelectronic Systems, Wiley Publications, Third Edition, 2010.  de of Evaluation:Continuous Assessment Test –I (CAT-I), Continuous Assessmat T-II), Seminar / Challenging Assignments / Completion of MOOC / Innovative solutions for industrial problems, Final Assessment Test (FAT).  t of Challenging Experiments (Indicative)  Analysis and Design of Common Source Amplifier with Diode Connected Load and Suggest a Circuit to achieve higher gain.  Analysis and Design of Common Gate Amplifier with Resistive load and Current Source load. Justify the results in terms of input impedance of the circuit.  Analysis and Design of Simple Current Mirror and Suggest a circuit to minimize the error in the output current.  Analysis and Design of Differential Amplifier with Active load and Current Source Load.  Analysis and Design of Cascode Amplifier and Suggest a Circuit to overcome Voltage Headroom Limitation.                                                                                                                                                                               | 4 hours 4 hours 4 hours 4 hours 4 hours 8 hours 30 hours                           |  |  |  |  |  |  |  |
| Mo<br>(CA<br>to s<br>Lis<br>1<br>2<br>3<br>4<br>5<br>6<br>Mo<br>(FA                                            | Microelectronic Systems, Wiley Publications, Third Edition, 2010.  de of Evaluation:Continuous Assessment Test –I (CAT-I), Continuous Assessa AT-II), Seminar / Challenging Assignments / Completion of MOOC / Innovative colutions for industrial problems, Final Assessment Test (FAT).  t of Challenging Experiments (Indicative)  Analysis and Design of Common Source Amplifier with Diode Connected Load and Suggest a Circuit to achieve higher gain.  Analysis and Design of Common Gate Amplifier with Resistive load and Current Source load. Justify the results in terms of input impedance of the circuit.  Analysis and Design of Simple Current Mirror and Suggest a circuit to minimize the error in the output current.  Analysis and Design of Differential Amplifier with Active load and Current Source Load.  Analysis and Design of Cascode Amplifier and Suggest a Circuit to overcome Voltage Headroom Limitation.  Analysis and Design of Two-Stage Opamp with Frequency Compensation.  Total Laboratory hours:  de of Evaluation:Continuous assessment of challenging experiments /Final Assess | ment Test –II ideas leading  4 hours  4 hours  6 hours  4 hours  8 hours  30 hours |  |  |  |  |  |  |  |